XC95288XL-7CSG280I
Do pobrania | Download |
---|---|
Main description | CPLD XC9500 Family 6.4K Gates 288 Macro Cells 125MHz 0.35um, CMOS Technology 3.3V 280-Pin CSBGA |
CPLD XC9500 Family 6.4K Gates 288 Macro Cells 125MHz 0.35um, CMOS Technology 3.3V 280-Pin CSBGA
Informacje podstawowe
- ProducentXilinx
- EURoHSYes (2011/65/EU, 2015/863)
- Automotive No
Informacje dodatkowe
- Crosses 7
- Inventory 1
- PCNs 22
- MaskPart XC95288XL7CSG280I%
- IntroductionDate May 01, 1996
Parametry
- Clock Management N/A
- Copy Protection Yes
- Data Gate No
- Device Logic Cells N/A
- Device System Gates 6400
- Family Name XC9500
- I/O Voltage (V) 2.5|3.3
- In-System Programmability Yes
- Individual Output Enable Control Yes
- Maximum Clock to Output Delay (ns) 4.5
- Maximum Internal Frequency (MHz) 125
- Maximum Propagation Delay Time (ns) 7.5
- Maximum Storage Temperature (°C) 150
- Memory Size (Kbit) N/R
- Minimum Storage Temperature (°C) -65
- Number of Flip Flops 288
- Number of Global Clocks 3
- Number of I/O Banks N/A
- Number of Inter Dielectric Layers 4
- Number of Logic Blocks/Elements 16
- Number of Macro Cells 288
- Number of Product Terms per Macro 90
- Number of User I/Os 192
- Process Technology 0.35um, CMOS
- Program Memory Type Flash
- Programmability Yes
- Programmable Type In System Programmable
- RAM Bits (Kbit) N/A
- Reprogrammability Support No
- Speed Grade 7
- Supplier Temperature Grade Industrial
- Temperature Flag Opr
- Tolerant Configuration Interface Voltage (V) 5
- Tradename XC9500