CY7C342-30HC/HI
Main description | CPLD MAX® Family 128 Macro Cells 50MHz 0.8um Technology 5V 68-Pin Windowed LCC |
---|
CPLD MAX® Family 128 Macro Cells 50MHz 0.8um Technology 5V 68-Pin Windowed LCC
Informacje podstawowe
- ProducentCypress Semiconductor
- EURoHSUnknown (2002/95/EC)
- Automotive No
Informacje dodatkowe
- Crosses 6
- PCNs 25
- MaskPart CY7C34230HCHI%
- SupplierUrl http://www.cypress.com/?app=search&searchType=part&keywords=CY7C342-30HC/HI
Parametry
- Clock Management N/A
- Copy Protection Yes
- Data Gate No
- Device Logic Cells N/A
- Device System Gates N/A
- Family Name MAX®
- I/O Voltage (V) N/A
- In-System Programmability No
- Individual Output Enable Control No
- Maximum Clock to Output Delay (ns) 30
- Maximum Internal Frequency (MHz) 50
- Maximum Propagation Delay Time (ns) 30
- Maximum Storage Temperature (°C) 150
- Memory Size (Kbit) N/A
- Minimum Storage Temperature (°C) -65
- Number of Flip Flops 128
- Number of Global Clocks N/A
- Number of I/O Banks N/A
- Number of Inter Dielectric Layers 2
- Number of Logic Blocks/Elements 8
- Number of Macro Cells 128
- Number of Product Terms per Macro 32
- Number of User I/Os 52
- Process Technology 0.8um
- Program Memory Type EPROM
- Programmability Yes
- Programmable Type UV Erasable
- RAM Bits (Kbit) N/A
- Reprogrammability Support No
- Speed Grade 30
- Supplier Temperature Grade Industrial
- Temperature Flag Opr
- Tolerant Configuration Interface Voltage (V) N/A
- Tradename MAX